# Total dose radiation and annealing responses of the back transistor of Silicon-On-Insulator $pMOSFETs^*$

ZHAO Xing(赵星)<sup>1)</sup> ZHENG Zhong-Shan(郑中山)<sup>2)</sup> LI Bin-Hong(李彬鸿) GAO Jian-Tou(高见头) YU Fang(于芳)

Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China

Abstract: The total dose radiation and annealing responses of the back transistor of Silicon-On-Insulator (SOI) pMOSFETs have been studied by comparing them with those of the back transistor of SOI nMOSFETs fabricated on the same wafer. The transistors were irradiated by  $^{60}$ Co  $\gamma$ -rays with various doses and the front transistors were biased in a Float-State and Off-State, respectively, during irradiation. The total dose radiation responses of the back transistors were characterized by their threshold voltage shifts. The results show that the total dose radiation response of the back transistor of SOI pMOSFETs, similar to that of SOI nMOSFETs, depends greatly on their bias conditions during irradiation. However, with the Float-State bias rather than the Off-State bias, the back transistors of SOI pMOSFETs. In addition, it is also found that the total dose radiation effect of the back transistor of SOI pMOSFETs irradiated with Off-State bias, as well as that of the SOI nMOSFETs, increases as the channel length decreases. The annealing response of the back transistors after irradiation at room temperature without bias, as characterized by their threshold voltage shifts, indicates that there is a relatively complex annealing mechanism associated with Off-State bias, their back transistors show an abnormal annealing effect during early annealing. All of these results have been discussed and analyzed in detail by the aid of simulation.

**Key words:** SOI pMOSFET, back transistor, total dose radiation, annealing **PACS:** 61.80.Az, 61.80.Ed, 73.40.Qv **DOI:** 10.1088/1674-1137/39/9/096101

#### 1 Introduction

The total dose radiation responses of Silicon-On-Insulator (SOI) devices and circuits have been a constant focus of SOI technology [1-7]. With the advantages of increased circuit speed, lower power consumption, and improved circuit integration density, SOI technology has great potential for the development of integrated circuit (IC) technology and may become a mainstream IC technology in the future. However, for space applications, SOI devices and circuits are more sensitive to total dose radiation due to the buried oxide (BOX) layer in SOI materials. Moreover, the total dose radiation response of SOI devices is closely related to bias conditions during irradiation, device sizes, device structures, and manufacturing processes, etc., making the total dose radiation response and hardening complex [8–10]. As the device dimensions continuously decrease and the gate oxide thickness is scaled down, the threshold voltage shift induced by gate oxide radiation damage has already become negligible in deep submicron IC technology [11]. Therefore, BOX radiation damage dominates the total dose radiation response of SOI devices and ICs. This can cause a threshold voltage shift, not only of the parasitic back transistor of SOI MOSFETs but also of the front transistor, by electrical coupling between the front and back transistor for fully-depleted (FD) SOI MOSFETs [12]. Although a lot of work on the total dose radiation effect of SOI devices has been done [13–16], little effort has been made for SOI pMOSFETs because the increasing leakage current of SOI circuits in radiation environments is mainly due to radiation-damaged n-channel SOI devices. However, with the development of SOI technology, especially FD SOI technology, as a very promising candidate for overcoming device scaling challenges, the total dose radiation effect of SOI pMOSFETs will be of concern. Even though BOX radiation damage in SOI pMOSFETs does not usually bring an increase in leak-

Received 22 December 2014, Revised 28 April 2015

<sup>\*</sup> Supported by National Natural Science Foundation of China (61404169)

<sup>1)</sup> E-mail: zhaoxing1@ime.ac.cn

<sup>2)</sup> E-mail: zhengzhongshan@ime.ac.cn

 $<sup>\</sup>odot$ 2015 Chinese Physical Society and the Institute of High Energy Physics of the Chinese Academy of Sciences and the Institute of Modern Physics of the Chinese Academy of Sciences and IOP Publishing Ltd

age current, its influence on the front device of FD pchannel SOI devices will become crucial because of the enhanced electrical coupling between the front and back of the device as the body thickness decreases, resulting in some other non-negligible effects on related circuit performance besides the increase in static power consumption. In view of this, this paper focuses on the total dose radiation response of the back transistors of SOI pMOS-FETs to obtain some useful results that contribute to a comprehensive understanding of the radiation effects of SOI technology, especially those of FD SOI technology. To avoid the effect of the front transistor on the back transistor due to electrical coupling, the SOI pMOSFETs used for this work were fabricated with partially-depleted (PD) SOI technology. Also, SOI nMOSFETs were fabricated on the same wafer for comparison. In addition, the annealing response of the back transistors at room temperature has been observed after irradiation and without bias during annealing.

## 2 Description of the devices and experiments

The SOI transistors in this work, for both the pMOS-FETs and the nMOSFETs, with gate lengths of 8.0  $\mu$ m, 1.6  $\mu$ m and 0.8  $\mu$ m, were fabricated using 0.8  $\mu$ m standard PD SOI CMOS technology on Separation by Implanted Oxygen (SIMOX) SOI wafer with a top silicon and a buried oxide layer that were 235 nm and 375 nm thick, respectively. In addition, all of the fabricated transistors had a gate oxide thickness of 12.5 nm, a gate width W of 8  $\mu$ m, and a body contact for body biasing. The great difference between the gate lengths can ensure that there are observable differences in the total dose radiation response due to various gate lengths. So, the influence of the gate length L on the total dose radiation response can also be observed in this work, as well as irradiation dose and bias.

Both the pMOSFETs and the nMOSFETs were divided into two groups based on their two different irradiation biases, Off-State and Float-State, as specified and summarized in Table 1, with the symbols  $V_{\rm S}$ ,  $V_{\rm G}$ ,  $V_{\rm D}$ ,  $V_{\rm B}$ , and  $V_{\rm SUB}$  denoting source, gate, drain, body, and substrate bias, respectively, and "×" denoting no bias. In particular, we used Float-State as a control, which actually means that no voltage was applied to the terminals of the transistors, so that it can give a bias reference, which clearly shows the irradiation bias effect on the total dose radiation response.

First, the transfer characteristics of the back transistor of the SOI MOSFETs were measured at room temperature with a Keithley 4200-SCS semiconductor parameter analyzer before irradiation. The transistors were then irradiated with Off-State and Float-State bias, respectively, using  $^{60}$ Co gamma rays at a dose rate of 50 rad(Si)/s with six doses: 20, 50, 100, 200, 300, and 500 krad(Si). After each dose of irradiation, the transfer characteristics of the back transistors were immediately measured again at room temperature with the same parameter analyzer. The total dose radiation response of the back transistors was characterized by their threshold voltage shifts due to irradiation, as extracted from the measured transfer characteristics.

Table 1. Bias configurations used during irradiation.

| SOI transistors and<br>bias configurations | $V_{\rm S}/{ m V}$ | $V_{\rm G}/{ m V}$ | $V_{\rm D}/{ m V}$ | $V_{\rm B}/{ m V}$ | $V_{\rm SUB}/V$ |
|--------------------------------------------|--------------------|--------------------|--------------------|--------------------|-----------------|
| pMOSFET/Off-State                          | 5                  | 5                  | 0                  | 5                  | 0               |
| pMOSFET/Float-State                        | ×                  | ×                  | ×                  | ×                  | ×               |
| nMOSFET/Off-State                          | 0                  | 0                  | 5                  | 0                  | 0               |
| nMOSFET/Float-State                        | ×                  | ×                  | ×                  | ×                  | ×               |

After 500 krad(Si) irradiation, the annealing response of the back transistors of the SOI pMOSFETs at room temperature without bias was observed and characterized by their threshold voltage shifts as a function of time during annealing.

#### 3 Experimental results

For the two different irradiation biases, i.e. Float-State and Off-State, Fig. 1 and Fig. 2 illustrate the typical transfer characteristic curves of the back transistor of the SOI pMOSFETs before and after irradiation as measured at a source-drain voltage  $V_{\rm SD}$  of 0.1 V, with  $I_{\rm D}$ denoting drain current and  $V_{\rm G(B-G)}$  denoting back gate (B-G) bias. According to Figs. 1 and 2, it is obvious that, although the threshold voltage shift of the back transistors increases with increasing irradiation dose for both Float-State and Off-State bias, the back transistor of the SOI pMOSFETs irradiated with Float-State bias



Fig. 1. (color online) Transfer characteristic curves of the back transistor of SOI pMOSFETs  $(W/L=8 \ \mu m/8 \ \mu m)$  biased with Float-State during irradiation, before and after irradiation.



Fig. 2. (color online) Transfer characteristic curves of the back transistor of SOI pMOSFETs  $(W/L=8 \ \mu\text{m}/8 \ \mu\text{m})$  biased with Off-State during irradiation, before and after irradiation.



Fig. 3. (color online) Radiation-induced threshold voltage shift  $\Delta V_{\rm th(B-G)}$  of the back transistor of the SOI pMOSFETs with the three different channels biased with Float-State and Off-State during irradiation, as a function of radiation dose D.

has a much greater shift for each dose, which shows a higher sensitivity to total dose radiation. Further, for the SOI pMOSFETs with the three different channels, Fig. 3 shows the threshold voltage shift  $\Delta V_{\rm th(B-G)}$  of their back transistors due to irradiation with the two different biases as a function of radiation dose D, as obtained from the measured transfer characteristics. It is clear that, for the SOI pMOSFETs irradiated with Float-State bias, all of the back transistors reveal much bigger shifts than those irradiated with Off-State bias, in spite of the differences due to channel length for the same bias. Additionally, for comparison, Fig. 4 gives the radiation-induced  $\Delta V_{\rm th(B-G)}$  of the back transistor of the SOI nMOSFETs biased with Off-State and Float-State, respectively, during irradiation, showing that the greater  $\Delta V_{\rm th(B-G)}$  occurs under Off-State bias rather than Float-State bias, which is contrary to the SOI pMOSFETs.

Figures 5 and 6 show the typical transfer characteristic shift of the back transistor of the SOI pMOSFETs due to annealing at room temperature without bias after 500 krad(Si) irradiation. For irradiation with Float-State bias, the back transistor in Fig. 5 displays a normal annealing response; i.e., a positive transfer characteristic or threshold voltage shift with increasing annealing time. However, with Off-State bias, the back transistor in Fig. 6 has a significant negative transfer characteristic shift in the early stage of annealing, showing an anomalous annealing response that is closely related to the bias configuration during irradiation. In order to facilitate comparison, Fig. 7 gives the threshold voltage  $V_{\rm th}$ curves of the back transistors of all of the irradiated SOI pMOSFETs as a function of annealing time t, and Fig. 8







Fig. 5. (color online) Annealing effect of the back transistor of the SOI pMOSFET ( $W/L=8 \ \mu m/8 \ \mu m$ ) irradiated with Float-State bias, at room temperature without bias.



Fig. 6. (color online) Annealing effect of the back transistor of the SOI pMOSFET ( $W/L=8 \ \mu m/8 \ \mu m$ ) irradiated with Off-State bias, at room temperature without bias.



Fig. 7. (color online) Threshold voltage  $V_{\rm th}$  of the back transistor of the SOI pMOSFETs irradiated with Float-State and Off-State, as a function of annealing time t.



Fig. 8. (color online) Threshold voltage  $V_{\rm th}$  of the back transistor of the SOI nMOSFETs irradiated with Float-State and Off-State, as a function of annealing time t.

shows those of all irradiated SOI nMOSFETs. It is obvious that, for irradiation with Off-State bias, both pand n-channel back transistors exhibit negative threshold voltage shifts in varying degrees during early annealing. On the other hand, with Float-State bias, the back transistors basically have a normal annealing response, but they have a  $V_{\rm th}$  rebound in Fig. 7 during latter annealing.

#### 4 Discussion

As shown in Fig. 3, for irradiation with Float-State bias, the threshold voltage shift of the back transistor of the SOI pMOSFETs is much greater than those irradiated with Off-State bias. The great dependence of the radiation response on bias configuration during irradiation can be explained by Fig. 9, which illustrates a simulated two-dimensional potential and electric field distribution in the BOX for a SOI pMOSFET with Off-State bias. From Fig. 9, it is clear that, under the back channel, there is an electric field pointing towards the BOX-substrate interface, which will push holes generated in the BOX during irradiation to move to the BOX bottom. As a result, the distribution center of radiationinduced trapped holes in the BOX will tend to the BOX bottom away from the back channel, greatly reducing the influence of the trapped holes on the back channel and showing a much smaller threshold voltage shift of the back transistors. For example, Figs. 10 and 11 schematically show the simulated hole concentration distributions 10 nm below the body-BOX interface (i.e. the top BOX interface) and 10 nm above the BOX-substrate interface (i.e. the bottom BOX interface) during irradiation with Off-State and Float-State bias, respectively, for the same SOI pMOSFET as in Fig. 9, illustrating how the electric field in the BOX or bias configuration affects the distribution of trapped holes in the BOX layer.

In addition, Fig. 3 also shows that, for irradiation with Float-State bias, the 0.8  $\mu$ m back transistor (i.e. the back transistor corresponding to a front channel length of  $L=0.8 \ \mu$ m) has a bigger threshold voltage shift in the early stages of irradiation and a smaller shift in the later



Fig. 9. (color online) Simulated potential and electric field distribution in BOX under the back channel of a SOI pMOSFET with  $L=0.8 \ \mu m$  biased with Off-State condition.



Fig. 10. (color online) Simulated hole concentration distributions in BOX 10 nm below the top BOX interface and 10 nm above the bottom BOX interface for a SOI pMOSFET with  $L=0.8 \ \mu m$ during irradiation with Off-State bias.

stages when compared with the other two back transistors. This can be attributed to the change of buildup of trapped holes under the source, drain, and back channel in the BOX with increasing irradiation dose. With L=0.8 $\mu$ m, i.e. the shortest back channel, the trapped holes under the source and drain will have the strongest effect on the back channel average surface potential due to them having the shortest average distance from the source or drain to the back channel. So, during early irradiation, when the trapped holes under the source and drain increase rapidly and dominate the back transistor threshold voltage shift, the back transistor with the shortest channel length reveals the highest radiation sensitivity. The simulated hole concentration distribution curves in Fig. 11 support this analysis, which shows a higher hole concentration under the source and drain near the back channel during irradiation. However, when the neutral BOX traps decrease gradually due to hole trapping, and the increase of trapped holes under the source and drain with irradiation is suppressed to a greater extent due to early irradiation, the trapped holes under the back channel, instead of those under the source and drain, will become the main factor, causing a further back transistor threshold voltage shift with increasing irradiation dose. Since there are fewer trapped holes under a shorter back channel, the 0.8  $\mu$ m back transistor shows the smallest threshold voltage shift because it has the shortest channel length during late irradiation.

From Fig. 3, it can also be seen that when the irradiation bias is the Off-State configuration, the 0.8  $\mu$ m back transistor always has the biggest threshold voltage shift of the three back transistors throughout the irradiation. Similarly, this can also be explained by hole trapping related to hole concentrations in the BOX during irradiation. As seen from Fig. 10, under the back

channel, there are lower hole concentrations near the top BOX interface; however, under the drain there are much higher concentrations. Thus, the radiation induced hole-trapped density under and near the drain will be much higher than that under and near the back channel. For a short back channel, as analyzed previously, its threshold voltage or average surface potential is more sensitive to those trapped holes under the drain, when compared to a long one. Meanwhile, the increase of trapped holes under and near the back channel back transistors than the short channel ones, is suppressed by the electric field in the BOX. So, the back transistor with the shortest channel,  $0.8 \ \mu m$ , always displays the biggest threshold voltage shift for each irradiation dose.



Fig. 11. (color online) Simulated hole concentration distributions in BOX 10 nm below the top BOX interface and 10 nm above the bottom BOX interface for a SOI pMOSFET with L=0.8 µm during irradiation with Float-State bias.

However, from Fig. 4 it can be seen that the nchannel back transistors essentially reveal their higher radiation sensitivities for the Off-State case compared with the Float-State one. This shows that, for the pand n-channel back transistors, there is a reverse radiation sensitivity dependence on the irradiation bias. It is also found in Fig. 4 that there is a great difference between the radiation responses of the back transistors with different channel lengths for irradiation with Off-State bias, and a shorter back channel corresponds to a greater threshold voltage shift, which is as expected. To have an insight into this, the electric potential and electric field distributions in the BOX under the back channel of a  $0.8 \ \mu m$  channel SOI nMOSFET biased with Off-State are simulated and the results are shown in Fig. 12. It is obvious that, near the top BOX interface, there is an electric field pointing towards the back channel in the BOX, which is very different from the SOI pMOS-FET case in Fig. 9, leading to a hole accumulation near

the top BOX interface under the back channel during irradiation, as shown in Fig. 13. As a result, the probability that the BOX hole traps near the back channel capture holes is enhanced, resulting in a rapid increase of trapped holes near the back channel. From Fig. 12, it is also clear that the drain voltage of the Off-State configuration strengthens the electric field under the back channel. So, for the Off-State bias, the back transistors will have bigger threshold voltage shifts due to the presence of more trapped holes under the back channel when compared with the Float-State case without bias, just as in Fig. 4.



Fig. 12. (color online) Two-dimensional potential and electric field distribution in the BOX under the back channel of a SOI nMOSFET with  $0.8 \ \mu m$  channel under the Off-State bias condition.



Fig. 13. Simulated BOX hole concentration distribution 10 nm under the top BOX interface for a 0.8  $\mu$ m channel SOI nMOSFET under the Off-State bias condition during irradiation.

On the other hand, according to Fig. 12, a longer back channel will be helpful in reducing the effect of the electric field on the BOX region near the back channel, especially near the middle region of the back channel. Thus, the 8  $\mu$ m back transistor exhibits the smallest threshold voltage shift, as shown in Fig. 4. Furthermore, it is evident that the trapped holes which are exactly under the back channel have a much greater effect on the back channel threshold voltage than those under the drain. Therefore, for irradiation with Off-State bias, the different n-channel back transistors display great radiation response differences due to the great difference between their channel lengths.

In addition, because the total dose radiation response of irradiated MOSFETs can vary with dose rate [17, 18], it is probable that there are dose rate effects on the total dose damage for the back transistor of SOI pMOSFETs. Therefore, further research on the dose-rate sensitivity of the back transistor of SOI pMOSFETs is necessary.

Typically, the radiation damage in MOSFETs can be partly removed by annealing with a much higher temperature than room temperature, and the threshold voltage consequently shows a positive shift due to annealing. However, from Figs. 7 and 8, after irradiation with Off-State bias, the back transistors all reveal an unusual annealing effect of radiation damage, i.e. the negative shift of the threshold voltages, in the early annealing stage at room temperature without bias. For example, Fig. 6 clearly shows such a negative shift in terms of the transfer characteristic of the back transistor of the SOI pMOSFETs ( $W/L=8 \mu m/8 \mu m$ ), which is in contrast to Fig. 5. This seems to indicate the production of additional damage in the BOX, similar to the enhancement of radiation damage, which is due to annealing. Subsequently, the shift in the back transistor threshold voltage from such an annealing shows that the annealing effect is related not only to the bias during irradiation but also to channel length and type.

Since the annealing of radiation damage is essentially a process of the reduction or recombination of radiation-induced trapped charges, it is impossible that the trapped charges in the BOX significantly increase because of the annealing at room temperature with no bias, just as for irradiation, and thereby bring about this apparent negative shift of the back transistor threshold voltage. Therefore, the probable reason for the unusual annealing effect described above is the non-uniform distribution of the trapped holes in the BOX due to irradiation with Off-State bias, which can result in the diffusion or redistribution of the trapped holes in the BOX during annealing and which contributes to the back transistor threshold voltage shift. For example, for the SOI pMOS-FETs irradiated with Off-State bias, when the trapped holes under the drain, which have a higher concentration from Fig. 10, diffuse or spread to the region under the back channel due to the removal of the external Off-State bias and the change of the internal electric field in the BOX, and this diffusion effect on the back transistor threshold voltage is dominant over that of the recombination of the trapped charges during annealing, which is probable at room temperature, a negative shift of the back transistor threshold voltage will occur due to the annealing. Similarly, the other negative shift cases, including the rebound of the back transistor threshold voltage in the latter stage of the annealing, can be explained by the redistribution of the trapped charges in the BOX. Further study is required to understand these mechanisms in more detail.

### 5 Conclusion

In conclusion, the total dose radiation response of the back transistor of SOI pMOSFETs depends more on bias voltages during irradiation than on channel lengths. In particular, for the SOI pMOSFETs irradiated with Float-State bias, their back transistors show much higher radiation sensitivity than for the Off-State case, which is to some extent unexpected and contrary to the results for the irradiated SOI nMOSFETs. After irradiation, the threshold voltage shift of the back transistor of the SOI MOSFETs during annealing without bias indicates a relatively complex room-temperature annealing response. In particular, the occurrence of an unusual negative threshold voltage shift due to room-temperature annealing, which we attribute to the diffusion of trapped charges in the BOX during annealing, reflects some special annealing mechanism of radiation damage, which may be obscured during higher-temperature annealing. Further study is required to gain an insight into this.

#### References

- 1 Leray J L. Microelectronics Engineering, 1988, 8: 187–200
- 2 Ferlet-Cavrois V, Quoizola S, Musseau O et al. IEEE Trans. Nucl. Sci., 1998, 45: 2458–2466
- 3 Ferlet-Cavrois V, Paillet P, Musseau O et al. IEEE Trans. Nucl. Sci., 2000, 47: 613–619
- 4 Brisset C, Ferlet-Cavrois V, Flament O et al. IEEE Trans. Nucl. Sci., 1996, 43: 2651–2658
- 5 Alvarado J, Boufouss E, Kilchytska V et al. Microelectronics Reliability, 2010, **50**: 1852–1856
- 6 Barnaby H J. IEEE Trans. Nucl. Sci., 2006, **53**: 3103–3121
- 7 LIU S T, Jenkins W C, Hughes H L et al. IEEE Trans. Nucl.
- Sci., 1998, 45: 2442–2449
  Schwank J R, Shaneyfelt M R, Draper B L et al. IEEE Trans. Nucl. Sci., 1999, 46: 1809–1816
- 9 Maoa Bor-Yen, Chen Cheng-Eng, Pollack G. IEEE Trans. Nucl. Sci., 1987, 34: 1692–1697

- 10 LIU S T, Balster S, Sinha S et al. IEEE Trans. Nucl. Sci., 1999, <br/>  ${\bf 46}:$  1817–1823
- 11 Ferlet-Cavrois V, Musseau O, Leray J L et al. IEEE Trans. Electron Devices, 1997, 44: 965–971
- 12 Ohata A, Cristoloveanu S, Vandooren A et al. Microelectronic Engineering, 2005, 80: 245–248
- 13 Ferlet-Cavrois V, Colladant T, Paillet P et al. IEEE Trans. Nucl. Sci., 2000, 47: 2183–2188
- 14 Brothers C, Pugh R, Duggan P et al. IEEE Trans. Nucl. Sci., 1997, **44**: 2134–2139
- 15 YU W J, WANG R, ZHANG Z X et al. HEP & NP, 2007,  $\mathbf{31}:$  819–822 (in Chinese)
- 16 TIAN H, ZHANG Z X, HE W et al. Chin. Phys. C, 2008,  ${\bf 32}{:}~645{-}648$
- 17 Azarewicz J L. IEEE Trans. Nucl. Sci., 1986, **33**: 1420–1424
- 18 Witczak S C, Lacoe R C, Osborn J V et al. IEEE Trans. Nucl. Sci., 2005, **52**: 2602–2608